| BODY HEIGHT | 0.030 INCHES MINIMUM AND 0.070 INCHES MAXIMUM |
| BODY LENGTH | 0.240 INCHES MINIMUM AND 0.290 INCHES MAXIMUM |
| BODY WIDTH | 0.120 INCHES MINIMUM AND 0.150 INCHES MAXIMUM |
| CASE OUTLINE SOURCE AND DESIGNATOR | T0-89 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
| DESIGN FUNCTION AND QUANTITY | 2 GATE, NAND-NOR |
| FEATURES PROVIDED | HERMETICALLY SEALED AND LOW POWER AND MONOLITHIC AND POSITIVE OUTPUTS |
| INCLOSURE CONFIGURATION | FLAT PACK |
| INCLOSURE MATERIAL | GLASS AND METAL |
| INPUT CIRCUIT PATTERN | DUAL 3 INPUT |
| OUTPUT LOGIC FORM | RESISTOR-CAPACITOR-TRANSISTOR LOGIC |
| MAXIMUM POWER DISSIPATION RATING | 8.0 MILLIWATTS |
| OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
| PRECIOUS MATERIAL AND LOCATION | BODY GOLD AND TERMINALS GOLD |
| PRECIOUS MATERIAL | GOLD |
| SPECIAL FEATURES | FORMED LEADS; W/INSULATORS |
| VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 8.0 VOLTS MAXIMUM POWER SOURCE |
| STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
| TERMINAL SURFACE TREATMENT | GOLD |
| TERMINAL TYPE AND QUANTITY | 10 PIN |
| TIME RATING PER CHACTERISTIC | 60.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT |