| BODY HEIGHT | 0.030 INCHES MINIMUM AND 0.060 INCHES MAXIMUM |
| BODY LENGTH | 0.260 INCHES MAXIMUM |
| BODY WIDTH | 0.260 INCHES MAXIMUM |
| DESIGN FUNCTION AND QUANTITY | 1 FLIP-FLOP, J-K, AND INPUT |
| FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND W/COMMON CLOCK AND W/RESET AND W/PRESET |
| INCLOSURE CONFIGURATION | FLAT PACK |
| INCLOSURE MATERIAL | CERAMIC |
| INPUT CIRCUIT PATTERN | 7 INPUT |
| OPERATING TEMP RANGE | +0.0 TO 75.0 CELSIUS |
| OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
| MAXIMUM POWER DISSIPATION RATING | 40.0 MILLIWATTS |
| SPECIAL FEATURES | AND-GATED |
| VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 5.5 VOLTS MAXIMUM POWER SOURCE |
| STORAGE TEMP RANGE | -65.0 TO 200.0 CELSIUS |
| TERMINAL TYPE AND QUANTITY | 14 FLAT LEADS |
| TERMINAL SURFACE TREATMENT | SOLDER |
| TEST DATA DOCUMENT | 05869-717320-8 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
| TIME RATING PER CHACTERISTIC | 40.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 20.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |